Fault Tolerant Error Coding and Detection using Reversible Gates

Dyuthi/Manakin Repository

Fault Tolerant Error Coding and Detection using Reversible Gates

Show full item record

Title: Fault Tolerant Error Coding and Detection using Reversible Gates
Author: Poulose Jacob,K; Rekha, James K; Shahana, T K; Sreela Sasi
Abstract: In recent years, reversible logic has emerged as one of the most important approaches for power optimization with its application in low power CMOS, quantum computing and nanotechnology. Low power circuits implemented using reversible logic that provides single error correction – double error detection (SEC-DED) is proposed in this paper. The design is done using a new 4 x 4 reversible gate called ‘HCG’ for implementing hamming error coding and detection circuits. A parity preserving HCG (PPHCG) that preserves the input parity at the output bits is used for achieving fault tolerance for the hamming error coding and detection circuits.
Description: TENCON 2007-2007 IEEE Region 10 Conference
URI: http://dyuthi.cusat.ac.in/purl/3859
Date: 2007-10-30


Files in this item

Files Size Format View Description
Fault Tolerant ... ng and Detection using.pdf 164.6Kb PDF View/Open PdF

This item appears in the following Collection(s)

Show full item record

Search Dyuthi


Advanced Search

Browse

My Account