High performance, low latency double digit decimal multiplier on ASIC and FPGA

Dyuthi/Manakin Repository

High performance, low latency double digit decimal multiplier on ASIC and FPGA

Show full item record

Title: High performance, low latency double digit decimal multiplier on ASIC and FPGA
Author: Poulose Jacob,K; Sreela Sasi; Rekha, James K
Abstract: Decimal multiplication is an integral part of financial, commercial, and internet-based computations. This paper presents a novel double digit decimal multiplication (DDDM) technique that offers low latency and high throughput. This design performs two digit multiplications simultaneously in one clock cycle. Double digit fixed point decimal multipliers for 7digit, 16 digit and 34 digit are simulated using Leonardo Spectrum from Mentor Graphics Corporation using ASIC Library. The paper also presents area and delay comparisons for these fixed point multipliers on Xilinx, Altera, Actel and Quick logic FPGAs. This multiplier design can be extended to support decimal floating point multiplication for IEEE 754- 2008 standard.
Description: Nature & Biologically Inspired Computing, 2009. NaBIC 2009. World Congress on
URI: http://dyuthi.cusat.ac.in/purl/3873
Date: 2009-12-09


Files in this item

Files Size Format View Description
High Performanc ... Multiplier on ASIC and.pdf 160.6Kb PDF View/Open PdF

This item appears in the following Collection(s)

Show full item record

Search Dyuthi


Advanced Search

Browse

My Account